Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 156 | A Novel Realization of Reversible LFSR For Its Application in Cryptography Authors:A. PREETHI, M. MOSHE |
0822-0824 |
Download | |
IJVDCS 157 | Low-Power Programmable PRPG with Test Compression Capabilities Authors:P. SUJATHA, M. MOSHE |
0825-0832 |
Download | |
IJVDCS 158 | Magnetic Logic Circuit Design using MRAM-MTJ Authors:Y.KIRAN, VENTRAPRAGADA TEJU |
0833-0839 |
Download | |
IJVDCS 159 | Implementation of Carry Skip Adder using High-Speed Skip Logic At Different Level Authors:B. ROJA RAO, V. PRASAD |
0840-0843 |
Download | |
IJVDCS 160 | Design And Implementation of Reverse Converter Design using Hybrid Parallel-Prefix Adders Authors:V. DINESHBABU, U. SOMALATHA |
0844-0848 |
Download | |
IJVDCS 161 | An Effective Dissipation Logic for Traditional Chips Authors:SANA QUDDUSI, N. SHYAMSUNDER |
0849-0851 |
Download | |
IJVDCS 162 | A LPM-Based Compressor Optimistic Response Logic Authors:BOMMA CHAITHANYA, M. SHYAM SUNDER |
0852-0854 |
Download | |
IJVDCS 163 | A New Secure Image Transmission Technique Via Secret-Fragment-Visible Mosaic Images by Nearly Reversible Color Transformations Authors:MUDDASU BHARATH, E.BALAKRISHNA |
0855-0863 |
Download | |
IJVDCS 164 | Power and Area Efficient Approximation Wallace Tree Multiplier For Error –Resilient Systems Authors:BALACHANDRA, G.RASHEED |
0864-0871 |
Download | |
IJVDCS 165 | An Extended True Single Phase Clock Based Divide-By-2/3 Frequency Divider with Pass Transistor Logic for Low Voltage and Low Power Applications Authors:TALLAPUDI SOWMRITRI TRIVEDI, M. NAGENDRA KUMAR |
0872-0876 |
Download | |