Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 126 | Enhanced Low Power CMOS Current Comparator using Diode Free Adiabatic (DFAL) Technique Authors:P.GREESHMA, ER. NULI NAMASSIVAYA |
0664-0667 |
Download | |
IJVDCS 127 | Implementation of Low Power and High Speed Single Precession Floating Point Multiplier using Kogge-Stone Adder and Dadda Multiplier Authors:SMARANIKA ROUT, DR. S. K. MANDAL |
0668-0674 |
Download | |
IJVDCS 128 | Data Hiding using RDH Algorithm with Contrast Enhancement Authors:GAYATHRI GUNUKULA, RAVI BABU KANCHARLA |
0675-0678 |
Download | |
IJVDCS 129 | Advancing of Power Management in Home with Smart Grid Technology And Sensor Nose Authors:SHAIK NAGULMEERA NURJAHAN, M KEZIA ARUNA JYOTHI |
0679-0681 |
Download | |
IJVDCS 130 | Low Power Comparator Design for SAR-ADC Authors:CHANDNI SARGAIYA, R. S. GAMAD |
0682-0685 |
Download | |
IJVDCS 131 | 32-Bit Razor Based Dynamic Voltage Scaling using Multiprecision Multiplier Authors:KAJA SUKANYA, R. RAJESH KUMAR, K. HARIBABU |
0686-0689 |
Download | |
IJVDCS 132 | Reversable Gated Vedic Multiplier Low Power Design Authors:S. MADHAVI |
0690-0696 |
Download | |
IJVDCS 133 | Efficient Adaptive Hold Logic Reliable Multiplier using Variable Latency Design Authors:KOMATIKUNTLA RAMESH, DR.M.L RAVICHANDRA |
0697-0701 |
Download | |
IJVDCS 134 | Design and Anaysis of Shift Register using Pulse Triggered Latches Authors:NOSSAM NEELUFER, S.RAMANJI NAIK |
0702-0706 |
Download | |
IJVDCS 135 | High Performance and Implementation of 64-Bit MAC Units and Their Delay Comparison for Binary Multipliers Authors:CHILAKALA JAYANTH REDDY, A. PRASAD |
0707-0711 |
Download | |