Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 92 | Fast FIR Algorithm for Area Efficient Parallel Digital Filter Structure for Symmetric Convolution Authors:PADMA SILIVERI, MD.HAMEED PASHA |
0504-0507 |
Download | |
IJVDCS 93 | Design and Implementation of Fault Tolerant Carry Skip Adder or Subtractor using Reversible Logic Gates Authors:DONDAPATI NARESH, V.B.GOPALA KRISHNA |
0508-0511 |
Download | |
IJVDCS 94 | Memory Testing using March C-Algorithm Authors:M.MAMATHA, M.MURALIDHAR |
0512-0517 |
Download | |
IJVDCS 95 | Memory Efficient and High Speed Fir Filter using Distributed Arithmetic Authors:D.NAGACHANDRIKA, A.RAJESH |
0518-0523 |
Download | |
IJVDCS 96 | FPGA Based Wireless Mobile Jammer Authors:HAMEED MOHAMMED, V. PRATHYUSHA, K. ASHOKE BABU |
0524-0529 |
Download | |
IJVDCS 97 | An On-Chip Implementation of High Speed Switch Architecture Authors:V.MADHURI, NERELLA VINOD KUMAR |
0530-0536 |
Download | |
IJVDCS 98 | Design of 32-bit Unsigned Multiplier using CSLA, CLAA, CBLA Adders Authors:CH.BHAVANI, MURALI KRISHNA |
0537-0541 |
Download | |
IJVDCS 99 | Implementation of Power and Speed Optimized Vedic Multipliers using Reversible Gate Approach Authors:V.MALLIKARJUNA RAO, NUNNA NARAYANASWAMY |
0542-0548 |
Download | |
IJVDCS 100 | Design of Dual Dynamic Node Hybrid Flip Flop with Embedded Logic Design Authors:I. SINDHURA, D.SUDHAKAR |
0549-554 |
Download | |
IJVDCS 101 | Designing of 32-Bit CRC Generation for 64-Bit Data Authors:BAVANDLAPALLI MANOHAR, R.RAMESH BABU |
0555-0559 |
Download | |