Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 144 | Area-Delay-Power Efficient Fixed-Point LMS Adaptive Filter With Low Adaptation-Delay Authors:UME HINA HASINA, FARHEEN SULTANA, G. ARUNA |
0773-0777 |
Download | |
IJVDCS 145 | Efficient Usage of QOS of Area Delay Power Efficient Carry Select Adder Authors:NUZHAT UNNNISA, K. ANNAMMA, G. ARUNA |
0778-0784 |
Download | |
IJVDCS 146 | Low Power Area Efficient ROM Embedded SRAM Cache Authors:M. SWATHI, D. NAGESHWAR RAO, D. SUDHAKAR |
0785-0790 |
Download | |
IJVDCS 147 | Design of Low Power Data Encoding Schemes Architectures to Reduce Power Dissipiation in Links on Network-On-Chip Authors:K.LAXMI TIRUPATHAMMA, ANITHA PATIBANDLA |
0791-0799 |
Download | |
IJVDCS 148 | Implementation of Modified Booth Recoder Design for Add and Multiply Authors:P. GURUMURTHY, D. VENKATARAMI REDDY, GUJJULA KOTI REDDY |
0800-0807 |
Download | |
IJVDCS 149 | Implementation of High Speed CSLA for Low Power Applications Authors:SANDHI SAI KRISHNA, J. SREELATHA |
0808-0812 |
Download | |
IJVDCS 150 | BIST Technology for Fault Diagnosis in FPGA Authors:SANGOJU SATHEESH, P. S. SUREKHA |
0813-0815 |
Download | |
IJVDCS 151 | Design and Implementation of 12 TAP FIR Filter Authors:TIRUKOVELA RAKESH, A. SRINIVAS REDDY |
0816-0820 |
Download | |
IJVDCS 152 | Realization of Power Optimized OCP Bus Architecture for Network on Chip Applications Authors:TALLA SINDHUJA, Y. GAYATRI |
0821-0827 |
Download | |
IJVDCS 153 | Implementation of Low Latency AES Architecture for High Speed Applications Authors:NAREPALEPU KESHAV, A. HARISH |
0828-0833 |
Download | |