Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 64 | Design and Performance Analysis of Unsigned Multiplier using Faster CSLA Authors:G. ANANTHAVENKATA REDDY, B. SUJATHA |
0355-0358 |
Download | |
IJVDCS 65 | Clock Gating and Run Time Power Gating Integration by using Variable Body Biasing Technique Authors:M. APARNA, B. SURESH BABU |
0359-0363 |
Download | |
IJVDCS 66 | PID Controller Implementation for Speed Control Applications using FPGA Authors:G. SRAVANTHI, N. RAJ KUMAR |
0364-0370 |
Download | |
IJVDCS 67 | Low Power Full adder Design using double Pass-Transistor Asynchronous Adiabatic Logic Authors:E.ANUSHA, J. PRASAD BABU, SK.MASTHAN BASHA |
0371-0374 |
Download | |
IJVDCS 68 | A Novel Architecture for low Cost and High Speed Finite Impulse Response(FIR) Filter using Distributed Arithmetic Authors:KOMMIREDDY SUPRAJA, SYED KAREEMSAHEB, SK.MASTHAN BASHA |
0375-0378 |
Download | |
IJVDCS 69 | Optimized Reversible Logic Gate with Energy Efficient Code Converters Authors:KOTHAPALLY NIKHILA , VENKATA CHARY, N. BHOJANNA, G. SUJATHA |
0379-0383 |
Download | |
IJVDCS 70 | A 4-Bit Full Adder using 10 Transistors with Reduced Leakage Power and Ground Bounce Authors:TANURKAR POOJA, S. VENKATA CHARY, N. BHOJANNA, G. SUJATHA |
0384-0389 |
Download | |
IJVDCS 71 | FPGA Implementation of Multiband Clock Distributation using VLSI Technology Authors:B. REDDY THANUJA, RAMESH MALYALA |
0390-0394 |
Download | |
IJVDCS 72 | Privacy Protection Against Wormhole Attack In MANET Authors:U. ANUSHA RANI, K. C. K. NAIK |
0395-0399 |
Download | |
IJVDCS 73 | Design of Low Swing SRAM Memory Bit Cell for High Speed Applications Authors:K.GOUTHAMI, R. JAWAHARLAL |
0400-0403 |
Download | |