Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 11 | In-Field Test for Permanent Faults in FIFO Buffers of NOC Routers Authors:VEDURUPARTHI SIVA KUMAR, P. SATEESH KUMAR |
049-051 |
Download | |
IJVDCS 12 | An Optimized Approach to the Synthesis of Arithmetic Circuits with Carry-Save-Adder Using Reversible Gates Authors:PADAMATA ANUSHA, KARANAM RAMAKRISHNA |
052-056 |
Download | |
IJVDCS 13 | Design and Simulation of UART Serial Communication Module Authors:MULLU SIVA TEJASWINI, V. RAVI TEJESVI |
057-060 |
Download | |
IJVDCS 14 | An Optimized Area And Power Multiplier Energy Reduction Through Bypassing of Partial Products Authors:DASARI ANAND, K. GURUCHARAN, B. SANGEETH KUMAR |
061-065 |
Download | |
IJVDCS 15 | Functional Broad Side Tests for Embedded Logic Blocks Authors:KORRA SRINIVAS, S. V. SUDHEER KUMAR |
066-072 |
Download | |
IJVDCS 16 | VLSI Implementation of Power Optimized Aging Aware Multiplier Authors:KAKI MOUNIKA, PARASA SURESH |
073-077 |
Download | |
IJVDCS 17 | VLSI Implementation of CORDIC Algorithm for Processor Applications Authors:YEDLA SATYANARAYANA, K. PRADEEP |
078-084 |
Download | |
IJVDCS 18 | Design and Implementation of A Parallel Turbo Decoder ASIC Using Hybrid Register Exchange Method Authors:PRASANNA PALLI, S MALLIKA MATTAPARTHI, A.V.S.S.VARMA |
085-089 |
Download | |
IJVDCS 19 | Power Optimized ECC Design using Hamming Technique Authors:BADRI NAGA DURGA, BH.V.D.JAGADEESWARI |
090-094 |
Download | |
IJVDCS 20 | A High-Speed Low-Complexity Modified 64-Bit FFT Processor using Radix-2 Authors:PALADUGU RAVI KUMAR, SUDAGANI JYOTHI |
095-099 |
Download | |