Submission Open for Jan-Dec-2024 |
Last Date of Submission : |
20th, April-2024 |
Acceptance Notification : |
After Peer Review |
Last Date of Publication : |
30th, April-2024 |
Volume10 ISSUE 1 Volume1 ISSUE 1 Call for Conference Special Issue Archive (Recent Update ISSUE)
S.NO | TITLE | PAGE NO | DOWNLOAD | |
IJVDCS 11 | FPGA Implementation of Quadrature Mirror Filter (QMF) For Equalizer Application of Wireless Communication Channel using VHDL Authors:MUNJA SHIVA KUMAR, P.LAVANYA |
0059-0064 |
Download | |
IJVDCS 12 | Power Consumption in Fault Coverage Circuit with Efficient Hardware Utilization for Testing Applications Authors:MOTHA SIREESHA, G.DEEPIKA |
0065-0069 |
Download | |
IJVDCS 13 | Genetic Algorithm Based Approach for Analysing Network-On-Chip Authors:N. RAMALAKSHMI, N. HEMALATHA |
0070-0075 |
Download | |
IJVDCS 14 | Enhanced High Speed CAM Architecture using Parity Bit Based ML Sensing Authors:M. SANTHOSHI, S. DHIVYA |
0076-0080 |
Download | |
IJVDCS 15 | Enhanced Launch-off Shift and Launch-off Capture Power Reduction in Transition Fault Testing Authors:C. SHIRLY SALOMI, S. PREMALATHA |
0081-0092 |
Download | |
IJVDCS 16 | Frequency Divider Design using DFAL Technique Authors:M.SURENDRA BABU, P.ASIYA TAPASWINI |
0093-0096 |
Download | |
IJVDCS 17 | Realization of Efficient Test Pattern Generator for Single Cycle Access Structure Testing Authors:M.SHALEMURAJU, G.S.S.PRASAD |
0097-0101 |
Download | |
IJVDCS 18 | Low Power Adder Circuit Design Based on Approximation Authors:M. RAVI JAGANNADH, CH. VASAVI SRIDEVI |
0102-0107 |
Download | |
IJVDCS 19 | Low Power Implementation using Clock and Power Gating Authors:S. SANIL KUMAR PILLAI, M. KEDARESWARA RAO |
0108-0112 |
Download | |
Prev | 2 |
Warning: Undefined variable $next in /home2/semar7f4/public_html/ijvdcs.org/issue.php on line 551 |